翻訳と辞書
Words near each other
・ Delaware–William & Mary football rivalry
・ DeLawrence Beard
・ DeLawrence Grant
・ Delay
・ Delay (audio effect)
・ Delay 1968
・ Delay box
・ Delay calculation
・ Delay certificate
・ Delay composition
・ Delay differential equation
・ Delay encoding
・ Delay equalization
・ Delay in the universal loop
・ Delay insensitive circuit
Delay Insensitive Minterm Synthesis
・ Delay line
・ Delay line interferometer
・ Delay line memory
・ Delay line oscillator
・ Delay of game
・ Delay of game (ice hockey)
・ Delay Point
・ Delay reduction hypothesis
・ Delay slot
・ Delay spread
・ Delay-action bomb
・ Delay-gradient congestion control
・ Delay-locked loop
・ Delay-tolerant networking


Dictionary Lists
翻訳と辞書 辞書検索 [ 開発暫定版 ]
スポンサード リンク

Delay Insensitive Minterm Synthesis : ウィキペディア英語版
Delay Insensitive Minterm Synthesis

Invented by David E. Muller, the DIMS (Delay Insensitive Minterm Synthesis) system〔D. E. Muller, “Asynchronous logics and application to information processing,” Proc. Symp. Application of Switching Theory in Space Technology, H. Aiken and W. F. Main, Ed. , pp. 289-297, 1963.〕 is an asynchronous design methodology making the least possible timing assumptions. Assuming only the Quasi-Delay-Insensitive delay model the generated designs need little if any timing hazard testing. The basis for DIMS is the use of two wires to represent each bit of data. This is known as a Dual-Rail data encoding. Parts of the system communicate using the early four-phase asynchronous protocol.
The construction of DIMS logic gates comprises generating every possible minterm using a row of C-elements and then gathering the outputs of these using OR gates which generate the true and false output signals. With two dual-rail inputs the gate would be composed of four two-input C-elements. A three input gate uses eight three-input C-elements.
File:dims gate.png
Latches are constructed using two C-elements to store the data and an OR gate to acknowledge the input once the data has been latched by attaching as its inputs the data output wires. The acknowledge from the forward stage is inverted and passed to the C-elements to allow them to reset once the computation has completed. This latch design is known as the 'half latch'. Other asynchronous latches provide a higher data capacity and levels of decoupling.
File:dims latch.png
DIMS designs are large and slow but they have the advantage of being very robust.

== Further reading ==

* Jens Sparsø, Steve Furber: "Principles of Asynchronous Circuit Design"; Kluwer, Dordrecht (2001); chapter 5.5.1. ISBN 0-7923-7613-7

抄文引用元・出典: フリー百科事典『 ウィキペディア(Wikipedia)
ウィキペディアで「Delay Insensitive Minterm Synthesis」の詳細全文を読む



スポンサード リンク
翻訳と辞書 : 翻訳のためのインターネットリソース

Copyright(C) kotoba.ne.jp 1997-2016. All Rights Reserved.